Along with CSPUA877A or 98ULPA877A DDR2 PLL Provides a fully JEDEC compliant solution for DDR2 RDIMMs for 400, 533, 667 and 800MHz.

Features

  • 25-bit 1:1 or 14-bit 1:2 configurable registered buffer with parity check functionality
  • Supports SSTL_18 JEDEC specification on data inputs and outputs
  • Supports LVCMOS switching levels on CSR and RESET inputs
  • Low voltage operation VDD = 1.7V to 1.9V

Product Options

下单器件 ID Part Status Pkg. Code Pkg. Type Lead Count (#) Temp. Grade Pb (Lead) Free Carrier Type Buy Sample
74SSTUBF32866BBFG Active BFG96 CABGA 96 C Yes Tray
Availability
74SSTUBF32866BBFG8 Active BFG96 CABGA 96 C Yes Reel
Availability

技术资料

文档标题 他の言語 文档类型 文档格式 文件大小
数据手册与勘误表
74SSTUBF32866B Datasheet Datasheet PDF 626 KB
PCN / PDN
PCN# : A1609-02 Alternate Site at OSET Taiwan on Select Packages Product Change Notice PDF 30 KB
PCN#: A1309-03 Additional Assembly Sources Product Change Notice PDF 398 KB