The 74FCT38072S is a low skew, single input to two output, LVCMOS clock buffer. The 74FCT38072S has best in class additive phase Jitter of sub 50 fsec.

Features

  • Low additive phase jitter RMS: 50fs
  • Extremely low skew outputs (50ps)
  • Low cost clock buffer
  • Packaged in 8-pin SOIC and 8-pin DFN, Pb-free
  • Input / Output clock frequency up to 200 MHz
  • Low power CMOS technology
  • Operating voltages of 1.8V to 3.3V
  • Extended temperature range (-40° to +105°C)

Product Options

下单器件 ID Part Status Pkg. Code Pkg. Type Lead Count (#) Temp. Grade Pb (Lead) Free Carrier Type Buy Sample
74FCT38072SCMGI Active CMG8 COL 8 I Yes Cut Tape
Availability
74FCT38072SCMGI8 Active CMG8 COL 8 I Yes Reel
Availability
74FCT38072SDCGI Active DCG8 SOIC 8 I Yes Tube
Availability
74FCT38072SDCGI8 Active DCG8 SOIC 8 I Yes Reel
Availability

技术资料

文档标题 他の言語 文档类型 文档格式 文件大小
数据手册与勘误表
74FCT38072S Datasheet Datasheet PDF 120 KB
应用指南 &白皮书
AN-845 Termination - LVCMOS Application Note PDF 62 KB
AN-842 Thermal Considerations in Package Design and Selection Application Note PDF 403 KB
AN-840 Jitter Specifications for Timing Signals Application Note PDF 349 KB
AN-815 Understanding Jitter Units Application Note PDF 476 KB
PCN / PDN
PCN# : A1602-01(R1) Add Greatek Taiwan as Alternate Assembly Product Change Notice PDF 611 KB
PCN# : A1602-01 Add Greatek Taiwan as Alternate Assembly Product Change Notice PDF 611 KB
其它
Timing Solutions Products Overview Overview PDF 4.11 MB
IDT Clock Generation Overview 日本語 Overview PDF 1.83 MB
IDT Clock Distribution Overview 日本語 Overview PDF 3.79 MB

软件与工具

文档标题 他の言語 文档类型 文档格式 文件大小
74FCT38072S IBIS Model Model - IBIS ZIP 26 KB